Virtual

Introduction to ZYNQ UltraScale – Design tools and Building Simple Petalinux System

Webinar I - ZYNQ Ultrascale MPSoC architecture overview, Designing with IP Integrator, Build a system and export the hardware to Vitis.

Date   |   30th August, 2022

Time   |  1-2 P.M. VIC/NSW, 3-4 P.M. NZ

The Webinar will provide an overview of the AMD Xilinx ZYNQ Ultrascale plus architecture and family. 

This is followed by an introduction to designing using the Vivado IP integrator.

We will then create and customize a MPSoC system using Vivado and IP Integrator , build and implement the FPGA design, and perform the hardware handoff for further software.  

Webinar II - Application of the hardware system designed using Vitis. The webinar will showcase how to build bare metal applications and interact with system peripherals and monitor AXI bus transactions.

Date   |  2nd September, 2022

Time   | 1-2 P.M. VIC/NSW, 3-4 P.M. NZ

In this Webinar, we will, over the course of approximately one hour, provide an introduction to Vitis SDK. Then using the hardware designed in Webinar session I, we will build and run a bare-metal application with Vitis SDK on the MPSoC’s Application Processor Unit and the  R5 processor unit.

This will then set us up nicely for the third Webinar.

Webinar III - Using a system designed in session 1, we build an embedded Linux system using Peta Linux, boot it and enable functions like Ethernet

Date   | 7th September, 2022

Time   | 1-2 P.M. VIC/NSW, 3-4 P.M. NZ

In this Webinar, we will, over the course of approximately one hour, provide an introduction to Petalinux.

Following this, we build an embedded Linux system based on the hardware designed in Webinar I (used in the previous two webinars).
Then we will boot Linux on the hardware designed.

For further queries please contact jamie.pegg@excelpoint.com

Speakers

Jamie Pegg

AMD Xilinx Product Manager at Excelpoint ANZ. He has over 20 years’ experience in the electronics industry with a long association with AMD Xilinx.

Christophe Heyert

AMD Xilinx FAE Manager at Excelpoint ANZ. He has over 20 years’ experience as an FPGA design engineer, working in wired/wireless and space technologies.